# DI-40 Design Idea DPA-Switch®



# 2.5 V, 20 W DC-DC Converter with Synchronous Rectification

| Application     | Device  | Power Output | Input Voltage | Output Voltage | Тороlоду |
|-----------------|---------|--------------|---------------|----------------|----------|
| DC-DC Converter | DPA424R | 20 W         | 36 – 75 VAC   | 2.5 V          | Forward  |
|                 |         |              |               |                |          |

#### **Design Highlights**

- Extremely low component count
- High efficiency 86% using synchronous rectification
- No current sense resistor or current transformer required
- Output overload, open loop and thermal protection
- Accurate input under/overvoltage meets ETSI standards
- 300 kHz switching frequency optimizes efficiency when simple self-driven synchronous rectification is used

#### Operation

DPA-Switch greatly simplifies the design compared to a discrete implementation. Resistor R1 programs the input UV/OV thresholds. The tight tolerance of the UV/OV thresholds limits the range of gate drive voltages applied to MOSFETs Q1 and Q2, eliminating the need for gate voltage clamp circuitry. The self-driven synchronous rectification configuration is therefore very simple, with R13

filtering voltage spikes at the gate of Q2, and D3 preventing the body diode of Q1 from conducting.

Capacitor C8 and the gate capacitance of Q1 reset T1 during DPA-Switch off-time. Zener VR1 provides a hard voltage clamp to limit DRAIN voltage under output transient and overload conditions.

Since the output voltage is low, the U2 LED is supplied with a higher voltage derived from a winding on output choke L2.

The DPA-Switch bias supply is derived from a forward winding on transformer T1. Flyback windings are not recommended for this purpose, since the bias capacitor C4 would create high capacitive loading during DPA-Switch off-time, preventing the transformer from efficiently resetting.



Figure 1. DPA-Switch 20 W DC-DC Converter.

PI-3264-051303

### **Key Design Points**

- For nominal under-voltage set point  $V_{uv}$ :
- R1 = ( $V_{UV}$  2.35 V)/50  $\mu$ A.  $V_{OV}$  = (R1 ×135  $\mu$ A) +2.5 V.
- Locate C5, C6, and R4 close to U1 CONTROL pin, with ground connected to SOURCE pin.
- Minimize primary and secondary layout loop area to reduce parasitic inductance.
- Optocoupler U2 should have controlled CTR of 100-200% for optimum loop stability.
- Size transformer reset components C8 and R5, and the Q1 gate capacitance to assure transformer reset at minimum operating voltage without exceeding 170 V drain voltage at high line.



Figure 2. Efficiency vs. Output Power

- Set Zener VR1 clamp voltage to 150 V to guarantee both transformer reset and limit DRAIN voltage below  $\mathrm{BV}_{\mathrm{DSS}}.$
- Scale primary side forward bias winding to provide 12 V to 15 V at minimum input voltage, nominal load.
- Secondary choke winding provides 5 V at nominal load.
- Main primary power return should be connected to the DPA-Switch tab, not to the SOURCE pin.
- Consult AN-31 for additional design tips.

## **Transformer Parameters**

| Core Material                  | PR140 EPCOS N87 material ungapped                                                                    |  |  |
|--------------------------------|------------------------------------------------------------------------------------------------------|--|--|
| Bobbin                         | P1408 8 pin (B&B B-096 or equivalent)                                                                |  |  |
| Winding Details                | Bias: 6T, 32 AWG<br>Primary: 7T + 7T, 2 × 28 AWG<br>Secondary: 2T, 4 × 26 AWG                        |  |  |
| Winding Order<br>(pin numbers) | Bias: (3–2), tape<br>Primary: (4–FL), tape<br>Secondary: (6, 7–9,10), tape<br>Primary: (FL–10), tape |  |  |
| Primary Inductance             | 392 μH, ±25%                                                                                         |  |  |
| Primary Resonant<br>Frequency  | 3 MHz (minimum)                                                                                      |  |  |
| Leakage<br>Inductance          | 1 μH (maximum)                                                                                       |  |  |

Table 1. Transformer Parameters. (AWG = American Wire Gauge)

| Output Inductor Parameters     |                                                         |  |  |  |
|--------------------------------|---------------------------------------------------------|--|--|--|
| Core Material                  | EPCOS N87 material, gap for AL of 206 nH/T <sup>2</sup> |  |  |  |
| Bobbin                         | P1408 8 pin (B&B B-096 or equivalent)                   |  |  |  |
| Winding Details                | Main: 4T, 4 × 26 AWG<br>Bias: 10T, 32 AWG               |  |  |  |
| Winding Order<br>(pin numbers) | Main: (7,8–5,6), tape<br>Bias: (1–2), tape              |  |  |  |
| Inductance                     | Pin (5,6–7,8): 3.3 μH, ±10%                             |  |  |  |

Table 2. Output Inductor Design Parameters.

Power Integrations 5245 Hellyer Avenue San Jose, CA 95138, USA. Main: +1 408-414-9200 *Customer Service* Phone: +1-408-414-9665 Fax: +1-408-414-9765 Email: usasales@powerint.com

On the Web www.powerint.com Power Integrations reserves the right to make changes to its products at any time to improve reliability or manufacturability. Power Integrations does not assume any liability arising from the use of any device or circuit described herein. POWER INTEGRATIONS MAKES NO WARRANTY HEREIN AND SPECIFICALLY DISCLAIMS ALL WARRANTIES INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF THIRD PARTY RIGHTS. The products and applications illustrated herein (transformer construction and circuits external to the products) may be covered by one or more U.S. and foreign patents or potentially by pending U.S. and foreign patent applications assigned to Power Integrations. A complete list of Power Integrations' patents may be found at www.powerint.com. Power Integrations grants its customers a license under certain patent rights as set forth at http://www.powerint.com/ip.htm.

The PI logo, TOPSwitch, TinySwitch, LinkSwitch, DPA-Switch, PeakSwitch, EcoSmart, Clampless, E-Shield, Filterfuse, StackFET, PI Expert and PI FACTS are trademarks of Power Integrations, Inc. Other trademarks are property of their respective companies. ©2003, Power Integrations, Inc.